论文标题

Belleii DAQ升级的基于PC-Express的高速读数

PCI-express based high-speed readout for the BelleII DAQ upgrade

论文作者

Zhou, Q. D., Yamada, S., Robbe, P., Charlet, D., Itoh, R., Nakao, M., Suzuki, S. Y., Kunigo, T., Jules, E., Plaige, E., Taurigna, M., Purwar, H., Hartbrich, O., Bessner, M., Nishimura, K., Varner, G., Lai, Y. -T, Higuchi, T., Sugiura, R., Biswas, D., Kapusta, P.

论文摘要

Belle II是一项新一代的B-Factory实验,致力于探索除风味部门基本颗粒的标准模型之外的新物理学。 Belle〜II在2018年4月开始使用基于管道触发流控制的同步数据采集(DAQ)系统。 Belle II DAQ系统旨在在原始事件大小为1 MB的情况下处理30 kHz的触发率,约占死亡时间的1%。 DAQ系统是可靠的,在2020年1月至2020年6月的运行期间,总体数据获取效率达到了84.2%。从DAQ可维护性的角度来看,当前的读数系统无法在10年内运行;同时,读出系统阻碍了高速数据传输。采用了涉及基于PCI-Express的读数模块,具有高达100 GB/S的高数据吞吐量来升级Belle II DAQ系统。我们特别专注于基于新一代读取板的固件和软件的设计,称为PCIE40,并带有Altera Arria 10现场可编程的门阵列芯片。 48 GBT(千兆收发器)串行链路,PCI-Express基于IP IP的DMA架构,时机和触发分配系统的接口以及慢速控制系统的设计旨在与当前的Belle II DAQ系统集成。本文介绍了使用测试工作台进行的数据读数和慢速控制测试中完成的性能以及使用现场前端电子产品进行的演示,特别涉及Belle II TOP和KLM子检测器。

Belle II is a new-generation B-factory experiment, dedicated to exploring new physics beyond the standard model of elementary particles in the flavor sector. Belle~II started data-taking in April 2018, using a synchronous data acquisition (DAQ) system based on pipelined trigger flow control. The Belle II DAQ system is designed to handle a 30-kHz trigger rate with approximately 1% of dead time, under the assumption of a raw event size of 1 MB. The DAQ system is reliable, and the overall data-taking efficiency reached 84.2% during the run period of January 2020 to June 2020. The current readout system cannot be operated in the term of 10 years from the viewpoint of DAQ maintainability; meanwhile, the readout system is obstructing high-speed data transmission. A solution involving a PCI-express-based readout module with high data throughput of up to 100 Gb/s was adopted to upgrade the Belle II DAQ system. We particularly focused on the design of firmware and software based on this new generation of readout board, called PCIe40, with an Altera Arria 10 field-programmable gate array chip. Forty-eight GBT (GigaBit Transceiver) serial links, PCI-express hard IP-based DMA architecture, interface of timing and trigger distribution system, and slow control system were designed to integrate with the current Belle II DAQ system. This paper describes the performances accomplished during the data readout and slow control tests conducted using a test bench and a demonstration performed using on-site front-end electronics, specifically involving Belle II TOP and KLM sub-detectors.

扫码加入交流群

加入微信交流群

微信交流群二维码

扫码加入学术交流群,获取更多资源